

# OP4200 EHS QUICKSTART GUIDE EFPGASIM TOOLBOX RTLAB / CPU SECTION

www.opal-rt.com

1751 Richardson, suite 2525 Montréal (Québec) Canada H3K 1G6

www.opal-rt.com

© 2017 All rights reserved Printed in Canada



# **Contents**

| NTRODUCTION                                      |   |
|--------------------------------------------------|---|
| REQUIREMENTS                                     |   |
| OPAL-RT HARDWARE                                 |   |
| RECOMMENDED OPERATING SYSTEM                     |   |
| PRE-INSTALLED SOFTWARELICENSED RT-LAB COMPONENTS | 5 |
| LICENSED RT-LAB COMPONENTS                       | 5 |
| RUNNING A MODEL ON OP4200 TARGETS                | 6 |
| CREATING A NEW RT-LAB PROJECT                    | 6 |
| ADDING A TARGET TO THE WORKSPACE                 | 8 |
| EDITING THE MODEL                                | 9 |
| MODEL DESCRIPTION                                |   |
| SC_eHS                                           |   |
| SM_eHS                                           |   |
| eHS Block for OP4200 (eHSx32)                    |   |
| CIRCUIT FILEVALIDATING THE MODEL                 |   |
| BUILDING THE MODEL                               |   |
| CREATING AND CONFIGURING AN OPAL-RT BOARD        |   |
| LOADING THE MODEL                                |   |
| EXECUTING THE SIMULATION                         |   |
| MONITORING THE SIMULATION                        |   |
| CONTROLLING THE SIMULATION                       |   |





# INTRODUCTION

The eHS solver is an FPGA-based technology developed by OPAL-RT for real-time power electronics simulation. Thanks to a convenient circuit schematic graphical user interface, the FPGA code is automatically generated, making FPGA-based simulation accessible to a large number of users.

This document provides basic information on how to create a new project with a template that includes the eHS solver and how to run a real-time simulation with an example model included in the template. The guide is designed to be used by the OP4200 platform.

### REQUIREMENTS

#### **OPAL-RT HARDWARE**

OP4200

# RECOMMENDED OPERATING SYSTEM

Microsoft Windows 7 64bits Version 6.1 (Build 7601: Service Pack 1)

# PRE-INSTALLED SOFTWARE

The following software must be installed and functioning to perform the tests described in this document. Confirm that the required software is installed and test to ensure they are functioning properly.

Type >> ver on the MATLAB prompt and verify that you have the following toolboxes (or later versions of them) installed.

# Recommended configurations for basic use (only circuit simulation):

- •MATLAB 2011b / 2013a / 2015aSP1, 32-bit version
- •RT-LAB v11.1.1 or later1
- •At least one of this tool:
  - oSimPowerSystem "Specialized Technology" Simulink library
  - oPowersim PSIM v9.3.4 or v10.0.6 (v10.0.5 is unsupported)
  - oPlexim PLECS Simulink Library v3.7.4
  - oNI Multisim 13

The RT-XSG toolbox requires the following software to generate programming files for reconfigurable devices and to program the platform:

# Recommended configuration for firmware generation, for Xilinx Zyng 7 series:

- •MATLAB 2015b, 64-bit version
- •Xilinx Vivado suite 2015.3 & Xilinx Vivado System Generator for DSP 2015.3
- •RT-XSG v3.1.2 or later

#### LICENSED RT-LAB COMPONENTS

You must have licenses for the following RT-LAB components to run the examples provided in this document. Verify with your sales representative that your system includes these licenses.

| RTLAB_RT | RTLAB_XHP          | RTLAB_DEV | RTLAB_NUM_CORES >= 1 |
|----------|--------------------|-----------|----------------------|
| RTE RT   | RTE NUM CORES >= 1 | XSG EHS   |                      |

<sup>&</sup>lt;sup>1</sup> The eHSx32 for OP4200 block is currently only supported as of RT-LAB 11.1.1.



# **RUNNING A MODEL ON OP4200 TARGETS**

# **CREATING A NEW RT-LAB PROJECT**

Open RT-LAB and follow these steps to create a new RT-LAB project.

- 1. In the main RT-LAB UI, navigate to File > New > RT-LAB Project to open a new project wizard.
- 2. Enter a project name (e.g. eHS examples), then click Next.
- 3. Browse the template directory to select the model and add it to the project. Open the *eFPGAsim* folder and select **eHS with IOs > OP4200 > OP4200 eHSx32 Boost and TwoLevel Inverter.**
- 4. Click **Finish** to create the new RT-LAB project in the Project Explorer.



Figure 1: Creating a new project



Figure 2: Browsing model templates



The *eHS\_examples* project will be created and the corresponding RT-LAB model will be imported into the project workspace (in this example, the model is named *OP4200\_eHSx32\_Boost\_and\_TwoLevel\_Inverter*).



Figure 3: Example workspace



# ADDING A TARGET TO THE WORKSPACE

To simulate a model in real-time, a real-time target must be added to the workspace. Follow the steps below to add a target to the RT-LAB workspace.

- 1. Right-click on the Targets heading and select New>New Target.
- 2. Enter a name for the target (could be anything) and enter the IP address of the target.
- 3. (Optional) Click on the **Ping** button to ping the target and validate that it can be discovered on the network.
- 4. Click **Finish.** The target is now added to the RT-LAB workspace.



Figure 4: Adding a target to the workspace



Figure 5: Target added to workspace



# **EDITING THE MODEL**

Before building the model, verify that you can access and edit the model.

Click on **Edit the model** in the *Preparing and Compiling* pane. The model file will be opened in a new MATLAB/Simulink window.



Figure 6: Editing the model

# **MODEL DESCRIPTION**

The model is composed of two main subsystems:

- 1. SC\_eHS: Subsystem executed by the host computer during the simulation to monitor and control the simulation.
- 2. *SM\_eHS*: Subsystem executed by the target simulator, in real-time, on the system CPU that communicates with the FPGA board and the physical system I/Os.



Figure 7: Model diagram



# SC\_EHS

Double click on the **SC\_eHS** subsystem to open the *SC\_eHS* details window.



Figure 8: Model SC\_eHS window



#### SM\_EHS

Double-click on the **SM\_eHS** to open the *SM\_eHS* details window. This window provides a detailed diagram of the Master subsystem.



Figure 9: Model SM\_eHS window



# EHS BLOCK FOR OP4200 (EHSx32)

The eHS block for OP4200 communicates with the FPGA board to initialize the eHS core. During real-time operation, it provides eHS inputs (the circuit's Sources and Gates control signals) and reads the eHS outputs (the circuit's current and voltage measurements) at the RT-LAB model rate.



Figure 10: eHS CPU block diagram for OP4200

The user must provide a circuit file (SimPowerSystems Simulink model, PSIM file, PLECS Simulink model, or NI Multisim 13 XML netlist) to declare the circuit that will be simulated inside the eHS core. To declare a specific circuit file, double-click on the **eHSx32 for OP4200** block to open the graphical user interface. In the **Circuit** tab, a circuit file can be selected and parsed. In this example, the circuit file is a SimPowerSystems Simulink model entitled *Boost and 2LvInverter SPS.mdl*.



Figure 11: Selecting a model in the Circuit tab



Navigating to the **Gates** tab will display and list the switches that are present in the declared circuit file. The **Gates** tab allows the user to configure the Switch Source Type & Channel for each switch (either from **Digital** In channel or from the **CPU**<sub>9</sub>), the polarity of each switch (**High** or **Low**), and the Switch Conductance (Gs) value of each switch.



Figure 12: Gates tab



Navigating to the **Inputs** tab will display and list the circuit inputs that are present in the declared circuit file. The **Inputs** tab allows the user to configure the different Current and Voltage Sources used in the circuit model as well as the parameters (used to configure the value of the **Constant**) of each input. By selecting **CPU**, the block regeneration will expose this input as an input port to the block.



Figure 13: Inputs tab

Navigating to the **Outputs** tab will display and list the circuit outputs that are present in the declared circuit file. The **Outputs** tab allows the user to view the Measurement points configured within the circuit model.



Figure 14: Outputs tab



#### **CIRCUIT FILE**

The circuit file models a boost and a two-level inverter. The eHS solver will extract the components netlist from this file and calculate the system equations before running them on the FPGA board.



Figure 15: Circuit model diagram



# **VALIDATING THE MODEL**

Run an offline simulation from the RT-LAB model to ensure that all the library links are resolved using your MATLAB instance.

Verify that the model runs properly.

• In RT-LAB, check that your target is available in the Targets list, and is up and running (any problems with the target will be displayed by RT-LAB as an icon change and added text after the target name).



• Right-click your target and select **Set as development node**.



Figure 16: Setting the target as development node



 Click on the License tab of the target to display the list of software licenses and make sure that XSG\_EHS, RTLAB\_RT, RTLAB\_DEV, RTLAB\_XHP licenses are enabled. You must also have at least RTLAB\_NUM\_CORES >= 1.



Figure 17: Example for how to verify that all licenses are present



# **BUILDING THE MODEL**

Follow the steps detailed below to build a model.

1. In the **Development** and **Execution** tabs, make sure that the target platform is set correctly. For this example, the target platform must be set to **Petalinux (ARMv7-based)**.



Figure 18: Setting the Target platform



Figure 19: Setting the Target platform



- 2. In the Preparing and Compiling window, click Build the model. The Building Model window appears.
- 3. Verify that the model was successfully built by clicking Consult result in Compilation View.



Figure 20: Building the model



Figure 21: Compilation view



# CREATING AND CONFIGURING AN OPAL-RT BOARD

To route physical IO (AI, AO, DI) to the eHS core during real-time simulation, an *OPAL-RT Board* must be created, configured, and assigned to an associated subsystem (i.e RT-LAB Model). If an OPAL-RT Board is not created and configured, the eHS running on the OP4200 will not be able to interact with physical IO. Follow the steps below to configure an *OPAL-RT Board* interface.

1. To create a new *OPAL-RT Board*, right-click on the **I/Os** item and select **New>New I/O**. In the *Add New I/O* window, select **OPAL-RT Board** and provide an *I/O name*. Click **Finish**.

**Note:** The Boost and Two-Level example already contains a pre-configured OPAL-RT board so there is no need to create a new one.



Figure 22: New I/O



Figure 23: New OPAL-RT Board



2. Double-click on the **OPAL-RT Board** to open the *OPAL-RT Board Configuration* window. Set the *Associated subsystem* to the **OP4200\_eHSx32\_Boost\_and\_TwoLevel\_Inverter/SM\_eHS.** In addition, select the appropriate *Bitstream configuration* from the drop-down menu.



Figure 24: Configure the OPAL-RT Board

3. With the above step complete, all the I/O supported by the firmware (defined by the *Bitstream configuration*) will be displayed to the left of the *General* tab. Each channel in each type of I/O board can be configured to meet the simulation requirements. For this example, the I/O has been pre-configured to meet the simulation requirements of the declared circuit model (*Boost\_and\_2LvInverter\_SPS.mdI*).



Figure 25: Configure DO as PWM using the OPAL-RT Board





Figure 26: Configure advanced analog output using the OPAL-RT Board

4. When all the I/O parameters of the simulation have been configured, save the configuration using the save button.



Figure 27: Save OPAL-RT Board configuration

5. After changing and saving the OPAL-RT Board configuration, it is necessary to recompile the CPU model by selecting **Build the model** from the *Preparing and Compiling* window. This allows RT-LAB to automatically detect the connections made between the model and the OPAL-RT Board.



6. Configure the links between OPAL-RT Board and the CPU Model. To achieve this task, double-click on **Configuration** from the Project Explorer tree.



Figure 28: Open OPAL-RT Board connections



Figure 29: OPAL RT Board connections panel



7. The displayed panel allows for connections to be made between the CPU Model and the IO data points (i.e. it provides links between the Real-Time controller and the FPGA). For instance, to create a connection between the PWM Out defined in the OPAL-RT Board and the Model, simply drag and drop the **Frequency** and **Duty Cycle** from Channel 0 of the OPAL-RT Board tree to the desired signal inputs of the eHS tree.



Figure 30: Connection example for PWM within OPAL RT Board and Model



**Note:** In this particular example, the switches in the simulated circuit model are driven by the internal PWM generators available in the FPGA firmware. To route these PWM signals to the inputs of the eHS solver, a DIO loopback connection should be made between the DO and DI cassettes. Next, the *OPAL-Board Configuration* tab can be used to easily route the internal PWM signals to the digital outputs as demonstrated in the figure below.



Figure 31: Connections used by the example project



# LOADING THE MODEL

In the Overview tab, click on <u>Load</u> the model. The console will open, and the real-time code will be uploaded to the simulator. The **Loading model** window appears briefly during the loading process.

The **Display** tab in the lower portion of the window will show load progress and details.



Figure 32: Loading model window



# **EXECUTING THE SIMULATION**

Click on <u>Execute</u> the model to start the simulation. At the beginning of the simulation, eHS will initialize (it takes about 10,000 simulation steps). During this time, the eHS outputs will remain at 0.

Clicking on the **Display** tab shows execution details.



Figure 33: Displaying execution details



# MONITORING THE SIMULATION

As soon as you load and execute the model, the Simulink Console opens (behind RT-LAB) and you should be able to see the simulation running in the Console window. Double-clicking on the **eHS\_Outputs\_Avg** scope will display the results of the eHS simulation.



Figure 34: Console window of running model





Figure 35: Displaying signals in the Simulink console



# CONTROLLING THE SIMULATION

Simulation operating conditions can now be modified directly from the Console. Simply click on the desired signal in the Console to open its *Block Parameters* window. In this particular example, most of the signals that are sent to the eHS are configured using a file (*Boost\_and\_2LvInverter\_param.m*). Any of these signals can be changed during execution if desired. For example, change the *Fault* value to **1** and observe the effects in the eHS\_Outputs\_Avg scope.



Figure 36: Changing parameter values in the console





Figure 37: Impact of changing parameter values

#### **CONTACT**

# **OPAL-RT Corporate Headquarters**

1751 Richardson, Suite 2525 Montréal, Québec, Canada H3K 1G6

Tel.: 514-935-2323

Toll free: 1-877-935-2323

#### **Technical Services**

www.opal-rt.com/support

#### Note:

While every effort has been made to ensure accuracy in this publication, no responsibility can be accepted for errors or omissions. Data may change, as well as legislation, and you are strongly advised to obtain copies of the most recently issued regulations, standards, and guidelines.

This publication is not intended to form the basis of a contract.



14/06/17

© OPAL-RT Technologies Inc.